Shanghai, China—Jun.3, 2021--Brite Semiconductor (“Brite”), a leading provider of custom ASIC design, manufacturing and IP, today announced the launch of ONFI (Open NAND Flash Interface) 4.2 IO and Physical Layer IP. The IO supports SDR/NV-DDR/NV-DDR2 1.8V, NV-DDR3 1.2V, and the physical layer IP adopts full digital design with features of low power consumption and small area.
The ONFI physical layer IP can be adopted in the ONFI and is compatible with ONFI 4.2/4.1/4.0/3.2 etc. standards. Currently, the IO and physical layer IP is silicon proven on 40nm processe.
ONFI 4.2 physical layer IP has the following features:
Silicon proven on 40LL process
Achieve Max 1600Mbps on NV_DDR3 1.2V and Max 800Mbps on NV_DDR2 1.8V
Achieve Max 800Mbps on 40LL
Support ODT (On-Die Termination) and Impedance calibration
Compliant with the ONFI 4.2/4.1/4.0/3.2 etc. standard
Support DQS Gate, Write and Read training
Adopt All-Digital DLL design
Adopt APB register interface
“With more than 10 years of successful experience of custom ASIC design, manufacturing and IP development, Brite Semiconductor provides the value to our customers,” said Yadong Liu, VP of Engineering at Brite Semiconductor. “The ONFI IP is silicon proven , which can help customers quickly achieve mass production.”
About Brite Semiconductor
Brite Semiconductor is a leading custom ASIC and IP provider, and committed to provide flexible one-stop services from architecture design to chip delivery with high value and differentiated solutions.
Brite Semiconductor provides comprehensive silicon proven “YOU” IP portfolio and YouSiP (Silicon-Platform) solution. YouSiP solution provides a prototype design reference for system house and fabless to speed up the time-to-market.
Founded in 2008, Brite Semiconductor is headquartered in Shanghai, China.